

# NVIDIA Jetson Xavier NX Developer Kit Carrier Board P3509\_A01

Specification

# **Document History**

### SP-09765-001\_v1.0

| Version | Date        | Description of Change |
|---------|-------------|-----------------------|
| 1.0     | May 4, 2020 | Initial Release       |

### Table of Contents

| Chapte | r 1. Introduction                                     | 1  |
|--------|-------------------------------------------------------|----|
| 1.1    | Jetson Xavier NX Feature List                         | 2  |
| 1.2    | Carrier Board Feature List                            | 2  |
| 1.3    | Jetson Xavier NX Carrier Board Block Diagram          | 4  |
| Chapte | 2. Jetson Xavier NX Carrier Board Standard Connectors | 8  |
| 2.1    | USB Ports                                             | 8  |
| 2.2    | Gigabit Ethernet                                      | 11 |
| 2.3    | HDMI and DisplayPort                                  | 12 |
| 2.4    | M.2 Key E Expansion Slot                              | 14 |
| 2.5    | M.2 Key M Expansion Slot                              | 15 |
| Chapte | 3. Carrier Board Custom Expansion IF Connections      | 18 |
| 3.1    | Jetson Xavier NX Module Connector                     | 18 |
| 3.2    | Camera Connector                                      | 19 |
| 3.3    | 40-Pin Expansion Header                               | 21 |
| 3.4    | Button Header                                         | 23 |
| 3.5    | Optional CAN Bus Header                               | 24 |
| 3.6    | Fan Connector                                         | 25 |
| 3.7    | Optional Battery Back-up Coin Cell Holder             | 25 |
| 3.8    | DC Power Jack                                         | 26 |
| 3.9    | Optional Power-Over Ethernet and Backpower Headers    | 26 |
| Chapte | 4. Mechanicals                                        | 28 |
| Chapte | 5. Interface Power                                    | 30 |

# List of Figures

| Figure 1-3. | Jetson Xavier NX Placement – Bottom View               | 5         |
|-------------|--------------------------------------------------------|-----------|
| Figure 1-4. | Jetson Xavier NX Carrier Board Placement – Top View    | 6         |
| Figure 1-5. | Jetson Xavier NX Carrier Board Placement – Bottom View |           |
| Figure 3-1. | Expansion Header Connections                           | 21        |
| Figure 3-2. | Jack Connector                                         | 26        |
| Figure 3-3. | PoE Alternative Power Input                            | 27        |
| Figure 4-1. | Developer Kit Carrier Board Mechanical Dimensions      | 28        |
| Figure 4-2. | Developer Kit Mechanical Dimensions                    | 29        |
| Figure 5-1. | Interface Connector Power Diagram                      | 30        |
|             | List                                                   | of Tables |
| Table 2-1.  | USB 2.0 Micro B Connector Pin Description – J5         | 8         |
| Table 2-2.  | USB 3.0 Type A Connector Pin Descriptions - J6         |           |
| Table 2-3.  | USB 3.0 Type A Connector Pin Descriptions - J7         | 10        |
| Table 2-4.  | Ethernet RJ45 Connector Pin Description - J15          | 11        |
| Table 2-5.  | HDMI Connector Pin Description – J8                    |           |
| Table 2-6.  | DP Connector Pin Description – J8                      | 13        |
| Table 2-7.  | M.2, Key E Expansion Slot Pin Description – J10        | 14        |
| Table 2-8.  | M.2 Key M Expansion Slot Pin Description – J11         | 16        |
| Table 3-1.  | Camera #1 Connector Pin Description – J1               | 19        |
| Table 3-2.  | Camera #2 Connector Pin Description – J9               | 20        |
| Table 3-3.  | Expansion Header Pin Description – J12                 | 22        |
| Table 3-4.  | Button Header Description – J14                        | 24        |
| Table 3-5.  | Optional CAN Header Pin Description – J17              | 24        |
| Table 3-6.  | Fan Connector Pin Description – J13                    | 25        |
| Table 3-7.  | Coin Cell Batter Holder Pin Description – J3           | 25        |
| Table 3-8.  | DC Jack Pin Description – J16                          | 26        |
| Table 3-9.  | PoE Header – J19                                       | 27        |
| Table 3-10. | PoE Backpower Header – J18                             | 27        |
| Table 5-1.  | Interface Power Supply Allocation                      | 31        |
| Table 5-2.  | Interface Supply Current Capabilities                  | 31        |
| Table 5-3.  | Supply Current Capabilities Per Connector Per Supply   | 31        |

Jetson Xavier NX Block Diagram.....4

Jetson Xavier NX Placement – Top View......5

Figure 1-1.

Figure 1-2.

# Chapter 1. Introduction

This specification contains recommendations and guidelines for engineers to follow to create modules for the expansion connectors on the NVIDIA® Jetson Xavier™ NX carrier board as well as understand the capabilities of the other dedicated interface connectors and associated power solutions on the platform.

CAUTION: ALWAYS CONNECT JETSON XAVIER NX and ALL EXTERNAL PERIPHERAL DEVICES BEFORE CONNECTING THE POWER SUPPLY TO THE AC POWER JACK. Connecting a device while powered on may damage the developer kit carrier board, Jetson Xavier NX, or peripheral device. In addition, the carrier board should be powered down and the power removed before plugging or unplugging devices or add-on modules into the headers. Wait for the red power VDD IN LED to turn off or wait for 5 minutes if your system does not have a power LED. This includes the Jetson Xavier NX module, the camera connector, the M.2 connector, and the other expansion headers.

The Jetson Xavier NX developer board contains ESD-sensitive parts. Always use appropriate anti-static and grounding techniques when working with the system. Failure to do so can result in ESD discharge to sensitive pins, and irreparably damage your Jetson Xavier NX board. NVIDIA will not replace units that have been damaged due to ESD discharge.

The Jetson Xavier NX carrier board is ideal for software development within the Linux environment. Standard connectors are used to access Jetson Xavier NX features and interfaces, enabling a highly flexible and extensible development platform. Go to https://developer.nvidia.com/embedded/develop or contact your NVIDIA representative for access to software updates and the developer SDK supporting the OS image and host development platform that you want to use. The developer SDK includes an OS image that you will load onto your Jetson Xavier NX device, supporting documentation, and code samples to help you get started.

### Jetson Xavier NX Feature List 1 1

- Applications processor
  - NVIDIA® Xavier™
- Memory
  - 8 GB 128-bit wide LPDDR4x DRAM (1600 MHz)
  - Micro SD card socket (UHS-1)
- Network
  - 10/100/1000 BASE-T Ethernet
- Advanced power management
  - Dynamic voltage and frequency scaling
  - Multiple clock and power domains

### Carrier Board Feature List

- Connection to Jetson Xavier NX
  - 260-pin SO-DIMM connector
- ▶ USB
  - USB 2.0 Micro B (device only)
  - USB 3.1 (Gen2) Hub to 4x Type A (host only)
- Wired Network
  - Gigabit Ethernet (RJ45 connector with PoE and LEDs)
- Display
  - Stacked connector
    - > HDMI<sup>™</sup> Type A (v2.0a/b)
    - > VESA® DisplayPort™ (v1.4)
- Camera Connectors
  - 2x 15-position flex connectors
  - CSI (2.5 Gbps per pair): 1, x2 (each connector)
  - Camera CLK, I2C, and control
- ► M.2 Key E Connector
  - PCIe (Gen3) x1 Lane, USB 2.0
  - I2S, UART, I2C
  - Control
- ► M.2 Key M connector
  - PCIe (Gen4) x4 lane, control

- Expansion header
  - 40-pin (2x20) header
  - I2C (x2), SPI (x2), UART
  - I2S, audio clock, GPIOs, PWMs
- UI and indicators
  - Button header: power, reset, and force recovery
  - LEDs: Power
- ► Debug/Serial
  - Serial port signals (on button header)
- Miscellaneous
  - Fan connector: 5V, PWM and tach
  - Optional RTC back-up coin-cell retainer
  - Optional CAN header (5 Mhz)
- Power
  - DC Jack: 9-20V (19V supply provided)
  - Optional Ehternet PoE and backpower headers
  - Main 5.0V supply: TPS53015
  - Main 3.3V supply: TPS53015J
  - Main 1.8V supply: TLV70018
  - 3.3V AO (always on) supply: GS7116S5
  - USB VBUS supplies: AP22811AW5-7 (x2)
  - HDMI 5V power switch: APL3552ABI-TRG
  - HDMI 3.3V supply: GS7616CS-R
  - DP 3.3V power switch: APL3552ABI-TRG
- Developer kit operating temperature range
  - 0 °C to 35 °C

### 1.3 Jetson Xavier NX Carrier Board Block Diagram

Figure 1-1 through Figure 1-5 show the block diagram and various placement views for Jetson Xavier NX and the carrier board.

**Jetson Rey Carrier Board Jetson Rey** M.2, Key E Socket -5V→ VDD\_IN PWR & Power PCle #1, Lane 0 Jack POWER ON Subsystem PCIe #1 CLK/CTL WiFi Data IF -VBUS\_DET-→ GPIO **USB 2.0** USB 2.0 #2 Micro B USB 2.0 #0 I2S #1 **BT Audio** BT IF UART #0 ◀ **USB SS** USB Type A x2 USB 2.0 #1 **GPIOs** WiFi/BT Control **USB SS USBSS** I2C #2 ◀ Misc Control IF Type A x2 M.2, Key M Socket PCle #0. Lanes CSI 0/CSI 2 SoC [3:0] Camera PCIe IF MCLK (x2) Connector PCIe #0 CLK/CTL CAM\_I2C **x2** Misc Control IF I2C #2 GPIOs (2 sets) AUD\_MCLK ◀ Expansion DP1\_TXDx Connector I2S #0 -DDC-DP1\_AUX **HDMI** Type A **→** HDMI\_CEC 12C #0 & #2 ← Level SPI #0 & #1 Shifters DP1\_HPD Ctrl Ifs UART #1 LPDDR4x DP0\_TXDx 8GB GPIOs < **GPIO**s **DisplayPort** DP0\_AUX eMMC 16GB DP0\_HPD UART #2 **Debug Serial Port** GbE RJ45 PWM & TACH MDI **Fan Connector** 

Figure 1-1. Jetson Xavier NX Block Diagram

Figure 1-2. Jetson Xavier NX Placement - Top View



Figure 1-3. Jetson Xavier NX Placement - Bottom View



Figure 1-4. Jetson Xavier NX Carrier Board Placement - Top View



|     | ·                                            |     |                                                    |
|-----|----------------------------------------------|-----|----------------------------------------------------|
| J2  | Jetson Xavier NX Conn. (SODIMM, 260-pin)     | J14 | Button Header (1x12, 2.54mm pitch, RA)             |
| J5  | USB Micro B, RA Female                       | J15 | RJ45 Ethernet Socket, 18-pins, RA, Female          |
| J6  | USB Type A Dual Stacked Connector            | J16 | Power Jack                                         |
| J7  | USB Type A Dual Stacked Connector            | J17 | Optional: CAN Bus Header (1x4, 2.54mm pitch, RA)   |
| J8  | HDMI Type A & DisplayPort Stacked Conn.      | J18 | Optional: PoE Backpower Header (1x2, 2.54mm pitch) |
| J9  | Camera (#2) Connector (15 pos, 1mm pitch)    | J19 | Optional: PoE Header (1x4, 2.54mm pitch)           |
| J12 | 40-pin Expansion Header (2x20, 2.54mm pitch) | DS1 | Power LED (Green)                                  |
|     |                                              |     |                                                    |

J13

Fan Header (4-pin, 1.25mm pitch)

Camera (#1) Connector (15 pos, 1mm pitch)

J1

Figure 1-5. Jetson Xavier NX Carrier Board Placement - Bottom View



- Optional: RTC Back-up Coin Cell Socket (CR1225) J3
- J10 M.2 Key E Connectivity Slot (75-pin)
- J11 M.2 Key M Slot (75-pin)

# Chapter 2. Jetson Xavier NX Carrier **Board Standard Connectors**

The Jetson Xavier NX carrier board provides several connectors with industry standard pinouts to support additional functionality beyond what is integrated on the main platform board. This includes:

- ▶ USB 2.0: Micro B Connector
- ▶ USB 3.1: 2 x Type A Stacked Connectors
- ► Gigabit Ethernet: RJ45 Connector
- ► HDMI / DP: HDMI Type A and DisplayPort Stacked Connector
- M.2, Key E Socket
- M.2, Key M Socket

#### 2.1 **USB** Ports

The carrier board supports two USB Connectors. One is a USB 2.0 Micro B connector (J5) supporting Device mode only (including USB Recovery). There are two, dual stacked USB 3.0 Type A connectors (J6 and J7). Each connector supports Host mode only. A single load switch supplies VBUS to all four USB 3.0 ports and is limited to 2A of output current.

Table 2-1. USB 2.0 Micro B Connector Pin Description – J5

| Pin # | Module Pin Name | Module Pin # | Usage and Description | Type/Dir |
|-------|-----------------|--------------|-----------------------|----------|
| 1     | -               | -            | VBUS Supply           | Power    |
| 2     | USB0_D_N        | 115          | 11CD 0 0 110 D .      | D. 1.    |
| 3     | USB0_D_P        | 117          | USB 2.0 #0 Data       | Bidir    |
| 4     | _               | -            | Unused                | Unused   |
| 5     | _               | -            | Ground                | Ground   |

Note: In the Type/Dir column, Output I s to USB connector. Input is form USB connector. Bidir is for bidirectional signals.

| Legend | Ground | Power | Reserved |
|--------|--------|-------|----------|

USB 3.0 Type A Connector Pin Descriptions - J6 Table 2-2.

| Pin #   | Module Pin Name <sup>1</sup> | Module Pin # | Usage/Description                 | Type/Dir <sup>2</sup> |  |  |  |
|---------|------------------------------|--------------|-----------------------------------|-----------------------|--|--|--|
| USB 3.0 | USB 3.0 Type A (2)           |              |                                   |                       |  |  |  |
| 1       | _                            | _            | VBUS Supply                       | Power                 |  |  |  |
| 2       | USB1_D_N                     |              | -1150 2 0 112 0 1 1 1             | D. I.                 |  |  |  |
| 3       | USB1_D_P                     |              | USB 2.0 #2 Data from hub          | Bidir                 |  |  |  |
| 4       | _                            | _            | Ground                            | Ground                |  |  |  |
| 5       | USBSS_RX_N                   | 161          | - HCD 2.4 D                       |                       |  |  |  |
| 6       | USBSS_RX_P                   | 163          | USB 3.1 Receive #2 Data from hub  | Input                 |  |  |  |
| 7       | _                            | _            | Ground                            | Ground                |  |  |  |
| 8       | USBSS_TX_N                   | 166          | - USD 0.4 T                       | 0                     |  |  |  |
| 9       | USBSS_TX_P                   | 168          | USB 3.1 Transmit #2 Data from hub | Output                |  |  |  |
| USB 3.0 | Type A (1)                   |              |                                   |                       |  |  |  |
| 10      | -                            | _            | VBUS Supply                       | Power                 |  |  |  |
| 11      | USB1_D_N                     | 115          |                                   | D: I:                 |  |  |  |
| 12      | USB1_D_P                     | 117          | USB 2.0 Data #1 Data from hub     | Bidir                 |  |  |  |
| 13      | -                            | _            | Ground                            | Ground                |  |  |  |
| 14      | USBSS_RX_N                   | 161          | 1160 0 4 0                        |                       |  |  |  |
| 15      | USBSS_RX_P                   | 163          | USB 3.1 Receive #1 Data from hub  | Input                 |  |  |  |
| 16      | -                            | _            | Ground                            | Ground                |  |  |  |
| 17      | USBSS_TX_N                   | 166          | LIST O A T                        | 0.1.1                 |  |  |  |
| 18      | USBSS_TX_P                   | 168          | USB 3.1 Transmit #1 Data from hub | Output                |  |  |  |

### Notes:

<sup>1</sup>The module pin names not directly connected to the USB connector pins but are routed to the input of the USB hub. <sup>2</sup>In the Type/Dir column, Output is to USB connectors. Input is from USB connectors. Bidir is for bidirectional signals.

Ground Legend Power Reserved

USB 3.0 Type A Connector Pin Descriptions - J7 Table 2-3.

| Pin #              | Module Pin Name <sup>1</sup> | Module Pin # | Usage/Description                 | Type/Dir <sup>2</sup> |  |  |
|--------------------|------------------------------|--------------|-----------------------------------|-----------------------|--|--|
| JSB 3.0 Type A (2) |                              |              |                                   |                       |  |  |
| 1                  | _                            | _            | VBUS Supply                       | Power                 |  |  |
| 2                  | USB1_D_N                     | 115          |                                   | D: I:                 |  |  |
| 3                  | USB1_D_P                     | 117          | USB 2.0 #4 Data from hub          | Bidir                 |  |  |
| 4                  | _                            | _            | Ground                            | Ground                |  |  |
| 5                  | USBSS_RX_N                   | 161          | W6D 0.4 D                         |                       |  |  |
| 6                  | USBSS_RX_P                   | 163          | USB 3.1 Receive #4 Data from hub  | Input                 |  |  |
| 7                  | _                            | _            | Ground                            | Ground                |  |  |
| 8                  | USBSS_TX_N                   | 166          | USD 0.4.T                         |                       |  |  |
| 9                  | USBSS_TX_P                   | 168          | USB 3.1 Transmit #4 Data from hub | Output                |  |  |
| USB 3.0            | Type A (1)                   |              |                                   |                       |  |  |
| 10                 | -                            | _            | VBUS Supply                       | Power                 |  |  |
| 11                 | USB1_D_N                     | 115          |                                   | D                     |  |  |
| 12                 | USB1_D_P                     | 117          | USB 2.0 Data #3 Data from hub     | Bidir                 |  |  |
| 13                 | -                            | _            | Ground                            | Ground                |  |  |
| 14                 | USBSS_RX_N                   | 161          |                                   |                       |  |  |
| 15                 | USBSS_RX_P                   | 163          | USB 3.1 Receive #3 Data from hub  | Input                 |  |  |
| 16                 | -                            | -            | Ground                            | Ground                |  |  |
| 17                 | USBSS_TX_N                   | 166          |                                   |                       |  |  |
| 18                 | USBSS_TX_P                   | 168          | USB 3.1 Transmit #3 Data from hub | Output                |  |  |

### Notes:

<sup>1</sup>The module pin names not directly connected to the USB connector pins but are routed to the input of the USB hub. <sup>2</sup>In the Type/Dir column, Output is to USB connectors. Input is from USB connectors. Bidir is for bidirectional signals.

Legend Ground Power Reserved

### 2.2 **Gigabit Ethernet**

The carrier board implements an RJ45 connector (J15) along with the necessary magnetics device.

Ethernet RJ45 Connector Pin Description - J15 Table 2-4.

| Pin #          | Module Pin Name | Module Pin # | Usage/Description                                            | Type/Dir |
|----------------|-----------------|--------------|--------------------------------------------------------------|----------|
| 1              | GPE_MDI0_P      | 186          | Gigabit Ethernet MDI 0+                                      | Bidir    |
| 2              | GPE_MDI0_N      | 184          | Gigabit Ethernet MDI 0-                                      | Bidir    |
| 3              | GPE_MDI1_P      | 192          | Gigabit Ethernet MDI 1+                                      | Bidir    |
| 4              | _               | _            | мст                                                          | -        |
| 5              | _               | _            | MCT                                                          | -        |
| 6              | GPE_MDI1_N      | 190          | Gigabit Ethernet MDI 1-                                      | Bidir    |
| 7              | GPE_MDI2_P      | 198          | Gigabit Ethernet MDI 2+                                      | Bidir    |
| 8              | GPE_MDI2_N      | 196          | Gigabit Ethernet MDI 2-                                      | Bidir    |
| 9              | GPE_MDI3_P      | 204          | Gigabit Ethernet MDI 3+                                      | Bidir    |
| 10             | GPE_MDI3_N      | 202          | Gigabit Ethernet MDI 3-                                      | Bidir    |
| 11<br>12<br>13 | -<br>-<br>-     | -            | Power-Over-Ethernet                                          | Power    |
| 14             |                 |              |                                                              |          |
| 15             | _               | _            | Green LED Anode                                              | Input    |
| 16             | GBE_LED_LINK    | 188          | Green LED Cathode. On for 1000Mbps link. Off for 10/100Mbps. | Output   |
| 17             | _               | _            | Yellow LED Anode                                             | Input    |
| 18             | GBE_LED_ACT     | 194          | Yellow LED Cathode. On indicates activity.                   | Output   |
| 19<br>20       | -               | -            | Shield Ground                                                | Ground   |

Note: In the Type/Dir column, Output is to RJ45 connector. Input is from RJ45 connector. Bidir is for bidirectional signals.

| Logond | Cround | Dower | Docomind |
|--------|--------|-------|----------|
| Legend | Ground | Power | Reserved |

### 2.3 **HDMI** and DisplayPort

A stacked DisplayPort (DP) and HDMI Type A connector (J8) is supported.

HDMI Connector Pin Description - J8 Table 2-5.

| Pin # | Module Pin Name | Module Pin # | Usage/Description     | Type/Dir   |
|-------|-----------------|--------------|-----------------------|------------|
| 1     | DP1_TXD0_P      | 65           | HDMI Transmit Data 2+ | Output     |
| 2     | -               | _            | Ground                | Ground     |
| 3     | DP1_TXD0_N      | 63           | HDMI Transmit Data 2- | Output     |
| 4     | DP1_TXD1_P      | 71           | HDMI Transmit Data 1+ | Output     |
| 5     | -               | _            | Ground                | Ground     |
| 6     | DP1_TXD1_N      | 69           | HDMI Transmit Data 1– | Output     |
| 7     | DP1_TXD2_P      | 77           | HDMI Transmit Data 0+ | Output     |
| 8     | _               | _            | Ground                | Ground     |
| 9     | DP1_TXD2_N      | 75           | HDMI Transmit Data 0- | Output     |
| 10    | DP1_TXD3_P      | 83           | HDMI Transmit Clock+  | Output     |
| 11    | _               | _            | Ground                | Ground     |
| 12    | DP1_TXD3_N      | 81           | HDMI Transmit Clock-  | Output     |
| 13    | HDMI_CEC        | 94           | HDMI CEC              | Bidir      |
| 14    | -               | _            | Unused                | Unused     |
| 15    | DP1_AUX_P       | 100          | HDMI DDC Clock        | Output /OD |
| 16    | DP1_AUX_N       | 98           | HDMI DDC Data         | Bidir/OD   |
| 17    | -               | _            | Ground                | Ground     |
| 18    | -               | _            | HDMI 5V Power         | Power      |
| 19    | DP1_HPD         | 96           | HDMI Hot Plug Detect  | Input      |

Note: In the Type/Dir column, Output is to HDMI connector. Input is from HDMI connector. Birdir is for bidirectional signals.

Legend Ground Power Reserved

DP Connector Pin Description – J8 Table 2-6.

| Pin # | Module Pin Name | Module Pin # | Usage/Description                                       | Type/Dir |
|-------|-----------------|--------------|---------------------------------------------------------|----------|
| 1     | DP0_TXD0_P      | 41           | DP Lane 0+                                              | Output   |
| 2     | _               | _            | Ground                                                  | Ground   |
| 3     | DP0_TXD0_N      | 39           | DP Lane 0-                                              | Output   |
| 4     | DP0_TXD1_P      | 47           | DP Lane 1+                                              | Output   |
| 5     | _               | _            | Ground                                                  | Ground   |
| 6     | DP0_TXD1_N      | 45           | DP Lane 1-                                              | Output   |
| 7     | DP0_TXD2_P      | 53           | DP Lane 2+                                              | Output   |
| 8     | _               | _            | Ground                                                  | Ground   |
| 9     | DP0_TXD2_N      | 51           | DP Lane 2-                                              | Output   |
| 10    | DP0_TXD3_P      | 59           | DP Lane 3+                                              | Output   |
| 11    | _               | _            | Ground                                                  | Ground   |
| 12    | DP0_TXD3_N      | 57           | DP Lane 3-                                              | Output   |
| 13    | -               | _            | MODE: Selects between DP and TMDS (DVI/HDMI) signaling. | Unused   |
| 14    | -               | -            | CEC_DP: Not used – pulled to GND through 1Mohm resistor | Unused   |
| 15    | DP0_AUX_N       | 90           | DisplayPort Auxiliary Channel 0-                        | Bidir    |
| 16    | _               | _            | Ground                                                  | Ground   |
| 17    | DP0_AUX_P       | 92           | DisplayPort Auxiliary Channel 0+                        | Bidir    |
| 18    | DP0_HPD         | 88           | HDMI Hot Plug Detect                                    | Input    |
| 19    | _               | _            | Power Return (Ground)                                   | Ground   |
| 20    | -               | -            | +3.3V                                                   | Power    |

Note: In the Type/Dir column, Output is to DP connector. Input is from DP connector. Bidir is for bidirectional signals.

| Legend | Ground | Power | Reserved |
|--------|--------|-------|----------|

### M.2 Key E Expansion Slot 2.4

The Jetson Xavier NX carrier board includes a M.2, Key E Slot Mini-PCIe Expansion slot (J10). This includes interface options for WiFi/BT including PCIe (x1), USB 2.0, UART, I2S, and I2C optional.



### Notes:

- The Jetson Xavier NX Developer Kit carrier board will only support single sided M.2 Key E
- Stuffing resistors for connecting I2C2 to pins 58 and 60 of the M.2 Key E connector are not installed by default. If I2C is required,  $0\Omega$  resistors can be installed at locations R106 and R107. Care should be taken as some M.2 cards can cause conflicts with other devices connected to the I2C interface.

M.2, Key E Expansion Slot Pin Description - J10 Table 2-7.

| Pin # | Module Pin<br>Name | Module<br>Pin # | Usage/Description          | Type/Dir | Pin # | Module Pin<br>Name | Module<br>Pin # | Usage/Description          | Type/Dir        |  |
|-------|--------------------|-----------------|----------------------------|----------|-------|--------------------|-----------------|----------------------------|-----------------|--|
| 1     | -                  |                 | Ground                     | Ground   |       | -                  | -               | -                          | -               |  |
| 3     | USB2_D_P           | 123             |                            | 5        | 2     |                    |                 |                            |                 |  |
| 5     | USB2_D_N           | 121             | USB 2.0 Data               | Bidir    | 4     | -                  | -               | Main 3.3V Supply           | Power           |  |
| 7     | -                  |                 | Ground                     | Ground   | 6     | -                  | -               | Unused                     | Unused          |  |
| 9     |                    |                 |                            |          | 8     | I2S1_CLK           | 226             | I2S #1 Clock               | Bidir, 1.8V     |  |
| 11    |                    |                 |                            |          | 10    | 12S1_FS            | 224             | I2S #1 Left/Right Clock    | Bidir, 1.8V     |  |
| 13    |                    |                 |                            |          | 12    | 12S1_DIN           | 222             | I2S #1 Data In             | Input, 1.8V     |  |
| 15    |                    |                 |                            | Unused   | 14    | I2S1_DOUT          | 220             | I2S #1 Data Out            | Bidir, 1.8V     |  |
| 17    | -                  | -               | Unused                     |          | 16    | -                  | -               | Unused                     | Unused          |  |
| 19    |                    |                 |                            |          | 18    | -                  | -               | Ground                     | Ground          |  |
| 21    |                    |                 |                            |          | 20    | GPI002             | 124             | Bluetooth #2 Wake AP       | Input, 3.3V     |  |
| 23    |                    |                 |                            |          | 22    | UARTO_RXD          | 101             | UART #0 Receive            | Input, 1.8V     |  |
| 25    |                    |                 |                            |          | 24    |                    |                 |                            | Unused          |  |
| 27    |                    |                 |                            |          | 26    |                    |                 |                            |                 |  |
| 29    | -                  | _               | Key                        | Unused   | 28    | -                  | _               | Key                        |                 |  |
| 31    |                    |                 |                            |          | 30    |                    |                 |                            |                 |  |
| 33    | -                  | -               | Ground                     | Ground   |       | UART0_TXD          | 99              | UART #0 Transmit           | Output,<br>1.8V |  |
| 35    | PEX1_TX0_P         | 174             |                            |          | 34    | UARTO_CTS*         | 105             | UART #0 Clear to Send      | Input, 1.8V     |  |
| 37    | PEX1_TX0_N         | 172             | PCIe #1 Transmit Lane<br>0 | Output   | 36    | UARTO_RTS*         | 103             | UART #0 Request to<br>Send | Output,<br>1.8V |  |

| Pin # | Module Pin<br>Name | Module<br>Pin # | Usage/Description      | Type/Dir    | Pin #     | Module Pin<br>Name | Module<br>Pin # | Usage/Description             | Type/Dir        |  |
|-------|--------------------|-----------------|------------------------|-------------|-----------|--------------------|-----------------|-------------------------------|-----------------|--|
| 39    | -                  | -               | Ground                 | Ground      | 38        |                    |                 |                               |                 |  |
| 41    | PEX1_RX0_P         | 169             |                        |             | 40        |                    |                 |                               |                 |  |
| 43    | PEX1_RX0_N         | 167             | PCIe #1 Receive Lane 0 | Input       | 42        |                    |                 |                               |                 |  |
| 45    | -                  | -               | Ground                 | Ground      | 44        | -                  | _               | Unused                        | Unused          |  |
| 47    | PEX1_CLK_P         | 175             | PCIe #1 Reference      | Outunt      | Output 46 |                    |                 |                               |                 |  |
| 49    | PEX1_CLK_N         | 173             | clock                  | Output      | 48        |                    |                 |                               |                 |  |
| 51    | -                  | -               | Ground                 | Ground      | 50        | CLK_32K_OUT        | 210             | Suspend Clock (32KHz)         | Output,<br>3.3V |  |
| 53    | PEX1_<br>CLKREQ*   | 182             | PCIe #1 Clock Request  | Bidir, 3.3V | 52        | PEX0_RST*          | 183             | PCIe #0 Reset                 | Output,<br>3.3V |  |
| 55    | PEX_WAKE*          | 179             | PCIe Wake              | Input, 3.3V | 54        |                    |                 |                               |                 |  |
| 57    | -                  | -               | Ground                 | Ground      | 56        | -                  | -               | Unused                        | Unused          |  |
| 59    |                    |                 | Harrad                 | Universal   | 58        | I2C2_SDA           | 234             | General I2C #2                | Bidir/OD,       |  |
| 61    | -                  | _               | Unused                 | Unused      | 60        | I2C2_SCL           | 232             | (optional)                    | 1.8V            |  |
| 63    | -                  | -               | Ground                 | Ground      | 62        | GPI010             | 212             | M.2, Key E Connector<br>Alert | Input, 1.8V     |  |
| 65    |                    |                 |                        |             | 64        |                    |                 |                               |                 |  |
| 67    | -                  | -               | Unused                 | Unused      | 66        |                    |                 |                               |                 |  |
| 69    | -                  | -               | Ground                 | Ground      | 68        | -                  | _               | Unused                        | Unused          |  |
| 71    |                    |                 |                        |             | 70        |                    |                 |                               |                 |  |
| 73    | -                  | _               | Unused                 | Unused      | 72        |                    |                 | M : 0.0V.C                    | D               |  |
| 75    | -                  | _               | Ground                 | Ground      | 74        | _                  | _               | Main 3.3V Supply              | Power           |  |

Note: In the Type/Dir column, Output is to M.2 module. Input is from M.2 module. Bidir is for bidirectional signals.

Legend Ground Power Reserved

# M.2 Key M Expansion Slot

The carrier board includes an M.2, Key M Slot NVMe Expansion slot (J11). This includes PCIe (x4) and I2C (optional).



#### Notes:

- The Jetson Xavier NX Developer Kit carrier board will only support single sided M.2 Key M
- Stuffing resistors for connecting I2C2 to pins 40 and 42 of the M.2 Key M socket are not installed by default. If I2C is required,  $0\Omega$  resistors can be installed at locations R110 and R111. Care should be taken as some M.2 cards can cause conflicts with other devices connected to the I2C interface.

M.2 Key M Expansion Slot Pin Description – J11 Table 2-8.

| Pin # | Module Pin<br>Name | Module<br>Pin # | Usage/Description             | Type/Dir<br>Default                                                                                                                                                                                                                                                                                                              | Pin # | Module Pin<br>Name | Module<br>Pin # | Usage/Description                                 | Type/Dir<br>Default |  |
|-------|--------------------|-----------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|-----------------|---------------------------------------------------|---------------------|--|
| 1     |                    |                 |                               |                                                                                                                                                                                                                                                                                                                                  | 2     |                    |                 | 14 : 0.00/.6                                      |                     |  |
| 3     | -                  | _               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 4     | -                  | _               | Main 3.3V Supply                                  | Power               |  |
| 5     | PCIE0_RX3_N        | 155             | PCIe IF #0 Lane 3             |                                                                                                                                                                                                                                                                                                                                  | 6     |                    |                 |                                                   |                     |  |
| 7     | PCIE0_RX3_P        | 157             | Receive                       | Input                                                                                                                                                                                                                                                                                                                            | 8     | -                  | _               | Unused                                            | Unused              |  |
| 9     | -                  | _               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 10    |                    |                 |                                                   |                     |  |
| 11    | PCIE0_TX3_N        | 154             | PCIe IF #0 Lane 3             |                                                                                                                                                                                                                                                                                                                                  | 12    |                    |                 |                                                   |                     |  |
| 13    | PCIE0_TX3_P        | 156             | Transmit                      | Output                                                                                                                                                                                                                                                                                                                           | 14    |                    |                 |                                                   |                     |  |
| 15    | -                  | _               | Ground                        | Ground  #0 Lane 3  Output  Ground  #0 Lane 2  Input  Ground  #0 Lane 2  Output  Ground  #0 Lane 1  Input  Ground  #0 Lane 1  Output  Output  Output  Output                                                                                                                                                                      |       | -                  | _               | Main 3.3V Supply                                  | Power               |  |
| 17    | PCIE0_RX2_N        | 149             | PCIe IF #0 Lane 2             |                                                                                                                                                                                                                                                                                                                                  | 18    |                    |                 |                                                   |                     |  |
| 19    | PCIE0_RX2_P        | 151             | Receive                       | Input                                                                                                                                                                                                                                                                                                                            | 20    |                    |                 |                                                   |                     |  |
| 21    | -                  | _               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 22    |                    |                 |                                                   |                     |  |
| 23    | PCIE0_TX2_N        | 148             | PCIe IF #0 Lane 2             | ane 2 Input 21 Ground 22 ane 2 Output 24 Ground 25 ane 1 Input 33 Ground 34 ane 1 Output 3                                                                                                                                                                                                                                       |       |                    |                 |                                                   |                     |  |
| 25    | PCIE0_TX2_P        | 150             | Transmit                      | Input  Ground  Output  Ground  Input  Ground  Input  Ground  Output  Ground  Input  Ground  Input  Ground  Output  Ground  Output  Ground  Output  Ground  Input  Ground  Output  Output  Ground  Output  Output | 26    |                    |                 |                                                   |                     |  |
| 27    | -                  | _               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 28    |                    |                 |                                                   |                     |  |
| 29    | PCIE0_RX1_N        | 137             | PCIe IF #0 Lane 1             |                                                                                                                                                                                                                                                                                                                                  | 30    | -                  | _               | Unused                                            | Unused              |  |
| 31    | PCIE0_RX1_P        | 139             | Receive                       | Input                                                                                                                                                                                                                                                                                                                            | 32    |                    |                 |                                                   |                     |  |
| 33    | -                  | _               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 34    |                    |                 |                                                   |                     |  |
| 35    | PCIE0_TX1_N        | 140             | PCIe IF #0 Lane 1             |                                                                                                                                                                                                                                                                                                                                  | 36    |                    |                 |                                                   |                     |  |
| 37    | PCIE0_TX1_P        | 142             | Transmit                      | Output                                                                                                                                                                                                                                                                                                                           | 38    |                    |                 |                                                   |                     |  |
| 39    | -                  | _               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 40    | I2C2_SCL           | 232             | General I2C #2                                    | Bidir/OD,           |  |
| 41    | PCIE0_RX0_N        | 131             |                               |                                                                                                                                                                                                                                                                                                                                  | 42    | I2C2_SDA           | 234             | (optional)                                        | 1.8V                |  |
| 43    | PCIE0_RX0_P        | 133             | PCIe IF #0 Lane 0<br>Receive  | Input                                                                                                                                                                                                                                                                                                                            | 44    | SDMMC_DAT1         | 221             | M.2 Key M Alert                                   | Output,<br>1.8V     |  |
| 45    | -                  | _               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 46    |                    |                 |                                                   |                     |  |
| 47    | PCIE0_TX0_N        | 134             |                               |                                                                                                                                                                                                                                                                                                                                  | 48    | -                  | -               | Unused                                            | Unused              |  |
| 49    | PCIE0_TX0_P        | 136             | PCIe IF #0 Lane 0<br>Transmit | Output                                                                                                                                                                                                                                                                                                                           | 50    | PEX0_RST*          | 181             | PCIe IF #0 Reset                                  | Output,<br>3.3V     |  |
| 51    | -                  | -               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 52    | PEX0_<br>CLKREQ*   | 180             | PCIe IF #0 Clock<br>Request                       | Input, 3.3V         |  |
| 53    | PCIEO_CLK_N        | 160             | PCle IF #0 Reference          | Output                                                                                                                                                                                                                                                                                                                           | 54    | PEX_WAKE*          | 179             | PCIe Wake (Level<br>Shifted from 3.3V to<br>1.8V) | Input, 3.3V         |  |
| 55    | PCIE0_CLK_P        | 162             |                               |                                                                                                                                                                                                                                                                                                                                  | 56    |                    |                 |                                                   |                     |  |
| 57    | -                  | -               | Ground                        | Ground                                                                                                                                                                                                                                                                                                                           | 58    | -                  |                 | Unused                                            | Unused              |  |
| 59    | -                  | -               | Unused (Key)                  | Unused                                                                                                                                                                                                                                                                                                                           | 60    | -                  | _               | Unused (Key)                                      | Unused              |  |

| Pin# | Module Pin<br>Name | Module<br>Pin # | Usage/Description | Type/Dir<br>Default | Pin # | Module Pin<br>Name | Module<br>Pin # | Usage/Description   | Type/Dir<br>Default |
|------|--------------------|-----------------|-------------------|---------------------|-------|--------------------|-----------------|---------------------|---------------------|
| 61   |                    |                 |                   |                     | 62    |                    |                 |                     |                     |
| 63   |                    |                 |                   |                     | 64    |                    |                 |                     |                     |
| 65   |                    |                 |                   |                     | 66    |                    |                 |                     |                     |
| 67   | _                  | _               | Unused            | Unused              | 68    | _                  | _               | 32KHz Suspend Clock | Output,<br>3.3V     |
| 69   |                    |                 |                   |                     | 70    |                    |                 |                     |                     |
| 71   |                    |                 |                   |                     | 72    | _                  | _               | Main 3.3V Supply    | Power               |
| 73   | -                  | -               | Ground            | Ground              | 74    |                    |                 |                     |                     |
| 75   |                    |                 |                   |                     |       |                    | -               | _                   | -                   |

Note: In the Type/Dir column, Output is to M.2 module. Input is from M.2 Module. Bidir is for bidirectional signals.

| 1      | 0      | D     | D        |
|--------|--------|-------|----------|
| Legend | Ground | Power | Reserved |

# Chapter 3. Carrier Board Custom **Expansion IF Connections**

The Jetson Xavier NX carrier board supports several expansion headers and connectors that have custom pinouts. The following lists the headers and connectors that have custom pinouts.

- ▶ Jetson Xavier NX Module Connector, 260-pin, SO-DIMM, 1.27 mm pitch
- ► Camera Connectors (x2), 15 position, Flex Connector, 1.0 mm pitch
- ▶ 40-Pin Expansion Header, 2x20, 2.54 mm pitch
- ▶ Button Header, 2x4, 2.54 mm pitch
- Optional CAN Bus header
- Fan Connector, 4-pin, 1.25 mm pitch
- Optional real-time-clock back-up coin cell socket
- DC Power Jack
- ▶ Power-over Ethernet (PoE) header, 1x4, 2.54 mm pitch
- ▶ PoE backpower header, 1x, 2.54 mm pitch

### Jetson Xavier NX Module Connector

The carrier board interfaces to the Jetson Xavier NX module using a 260-pin SODIMM connector (J2). The carrier board has a TE Connectivity 2309413-1 connector. This interfaces with the Jetson Xavier NX edge fingers. The connector pinout can be found in the Jetson Xavier NX Product Design Guide.

#### 3.2 Camera Connector

The Jetson Xavier NX carrier board includes two 15-position flex (1.0 mm pitch) camera connectors (J1 and J9). The connector used on the carrier board is a TE Connectivity Part #1-1734248-5. Each connector includes the following.

- CSI 1 x2 lane
- ▶ CAM I2C, Clock and Control GPIOs for the camera
- ▶ 3.3V Supply



Note: The position of camera connectors #1 (Connected to CSI0) and #2 (connected to CSI2) are swapped compared to the Jetson Nano DevKit (B01).

Camera #1 Connector Pin Description - J1 Table 3-1.

| Pin<br># | Module Pin<br>Name | Module<br>Pin # | Usage/Description                                                                                                                                                                                                   | Type/Dir     | Pin<br># | Module Pin<br>Name | Usage/Description | Type/Dir |
|----------|--------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|--------------------|-------------------|----------|
| 1        | -                  | _               | Ground                                                                                                                                                                                                              | Ground       | 2        | -                  |                   |          |
| 3        | CSI0_D0_N          | 4               |                                                                                                                                                                                                                     |              | 4        | -                  |                   |          |
| 5        | CSI0_D0_P          | 6               | CSI 0 Data 0                                                                                                                                                                                                        | Input        | 6        | -                  |                   |          |
| 7        | -                  | _               | Ground                                                                                                                                                                                                              | Ground       | 8        | -                  |                   |          |
| 9        | CSI0_D1_N          | 16              |                                                                                                                                                                                                                     |              | 10       | -                  |                   |          |
| 11       | CSI0_D1_P          | 18              | CSI 0 Data 1                                                                                                                                                                                                        | Input        | 12       | -                  |                   |          |
| 13       | -                  | _               | Ground                                                                                                                                                                                                              | Ground       | 14       | -                  |                   |          |
| 15       | CSI0_CLK_N         | 10              |                                                                                                                                                                                                                     |              | 16       | -                  |                   |          |
| 17       |                    |                 | CSI 0 Clock                                                                                                                                                                                                         | Input        | 18       | -                  | Not Used          | _        |
| 19       | -                  | _               | Ground                                                                                                                                                                                                              | Ground       | 20       | -                  | .,,,,,            |          |
| 21       | CAM0_PWDN          | 114             | Camera #0 Power-down                                                                                                                                                                                                | Output, 1.8V | 22       | _                  |                   |          |
| 23       | CAM0_MCLK          | 116             | Camera #0 Master Clock                                                                                                                                                                                              | Output, 1.8V | 24       | _                  |                   |          |
| 25       | CAM_I2C_SCL        | 213             | Camera I2C. 2.2kΩ pull-ups on module. 1.6kΩ                                                                                                                                                                         | Output, 3.3V | 26       | -                  |                   |          |
| 27       | CSIO_CLK_P 12      |                 | pull-ups on the carrier board. The module CAM_I2C pins connect to an I2C mux. The camera connector #1 receives the I2C from the mux (1st output). The I2C signals on the camera side of the mux have 47kΩ pull-ups. | Bidir, 3.3V  | 28       | -                  |                   |          |
| 29       | -                  | _               | +3.3V                                                                                                                                                                                                               | Power        | 30       | _                  |                   |          |

Note: In the Type/Dir column, Output is to camera module. Input is from camera module. Bidir is for bidirectional signals.

| Legend Ground Power Reserved |
|------------------------------|
|------------------------------|

Table 3-2. Camera #2 Connector Pin Description – J9

| Pin<br># | Module Pin<br>Name                                                                     | Module<br>Pin # | Usage/Description                                                                                                                                                                                                               | Type/Dir     | Pin<br># | Module Pin<br>Name | Usage/Description | Type/Dir |
|----------|----------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------|--------------------|-------------------|----------|
| 1        | -                                                                                      | _               | Ground                                                                                                                                                                                                                          | Ground       | 2        | -                  |                   |          |
| 3        | CSI2_D0_N                                                                              | 22              |                                                                                                                                                                                                                                 |              | 4        | -                  |                   |          |
| 5        | CSI2_D0_P                                                                              | 24              | CSI 2 Data 0                                                                                                                                                                                                                    | Input        | 6        | -                  |                   |          |
| 7        | -                                                                                      | _               | Ground                                                                                                                                                                                                                          | Ground       | 8        | -                  |                   |          |
| 9        | CSI2_D1_N                                                                              | 34              |                                                                                                                                                                                                                                 |              | 10       | -                  |                   |          |
| 11       | CSI2_D1_P                                                                              | 36              | CSI 2 Data 1                                                                                                                                                                                                                    | Input        | 12       | -                  |                   |          |
| 13       | -                                                                                      | _               | Ground                                                                                                                                                                                                                          | Ground       | 14       | -                  |                   |          |
| 15       | CSI2_CLK_N                                                                             | 28              |                                                                                                                                                                                                                                 |              | 16       | -                  |                   |          |
| 17       | CSI2_CLK_P                                                                             | 30              | CSI 2 Clock                                                                                                                                                                                                                     | Input        | 18       | -                  | Not Used          |          |
| 19       | -                                                                                      | _               | Ground                                                                                                                                                                                                                          | Ground       | 20       | -                  | - Not Osed        | _        |
| 21       | CAM1_PWDN                                                                              | 120             | Camera #1 Power-down                                                                                                                                                                                                            | Output, 1.8V | 22       | -                  |                   |          |
| 23       | CAM1_MCLK                                                                              | 122             | Camera #1 Master Clock                                                                                                                                                                                                          | Output, 1.8V | 24       | -                  |                   |          |
| 25       | CAM_I2C_SCL                                                                            | 213             | Camera I2C. $2.2$ k $\Omega$ pull-ups on module. $1.6$ k $\Omega$                                                                                                                                                               | Output, 3.3V | 26       | -                  |                   |          |
| 27       | pull-ups on the car CAM_I2C pins conn camera connector the mux (2 <sup>nd</sup> output |                 | pull-ups on the carrier board. The module CAM_I2C pins connect to an I2C mux. The camera connector #2 receives the I2C from the mux (2 <sup>nd</sup> output). The I2C signals on the camera side of the mux have 47kΩ pull-ups. | Bidir, 3.3V  | 28       | -                  |                   |          |
| 29       | -                                                                                      | _               | +3.3V                                                                                                                                                                                                                           | Power        | 30       | -                  |                   |          |

Note: In the Type/Dir column, Output is to camera module. Input is from camera module. Bidir is for bidirectional signals.

### 40-Pin Expansion Header 3.3

The Jetson Xavier NX carrier board includes a 40-pin (2x20, 2.54 mm pitch) Expansion Header (J12). The connector used on the carrier board is an Astron Technology (Part # 27-0169H-220-1G-H). The expansion connector includes various audio and control interfaces including:

- ► 12S
- Audio Clock
- ► 12C (x2)
- ► SPI (x2)
- UART
- ► GPIOs (x3 See Note)



### Notes:

- All the signals on the Expansion Header use 3.3V levels.
- All the interface signal pins (I2S, I2C, SPI, UART and Audio clock) can also be configured as **GPIOs**
- Any pull-up or pull-down resistors on the signals (except I2C) must be weak (limited to >50k $\Omega$ ).

Figure 3-1. **Expansion Header Connections** 



Expansion Header Pin Description – J12 Table 3-3.

| Header<br>Pin # | Module Pin<br>Name | Module<br>Pin # | SoC Pin name | Default Usage /<br>Description | Alternate<br>Functionality    | Type/ Dir            | Pin Drive or<br>Power Pin<br>Max<br>Current |        | on | PU/PD on<br>Module | Notes |
|-----------------|--------------------|-----------------|--------------|--------------------------------|-------------------------------|----------------------|---------------------------------------------|--------|----|--------------------|-------|
| 1               | -                  | -               | -            | Main 3.3V Supply               | -                             | Power (input)        | 1A                                          | -      | -  | -                  | 1     |
| 2               | -                  | -               | -            | Main 5.0V Supply               | -                             | Power (input/output_ | 1A                                          | -      | -  | -                  | 1     |
| 3               | I2C1_SDA           | 191             | DP_AUX_CH3_N | I2C #1 Data                    | _                             | Bidir OD             | ±2mA                                        | _      | z  | 2.2ΚΩ PU           | 2     |
| 4               | -                  | -               | -            | Main 5.0V Supply               | -                             | Power                | 1A                                          | _      | -  | -                  | -     |
| 5               | I2C1_SCL           | 189             | DP_AUX_CH3_P | I2C #1 Clock                   | -                             | Bidir OD             | ±2mA                                        | -      | Z  | 2.2KΩ PU           | 2     |
| 6               | -                  | -               | -            | Ground                         | -                             | Ground               | -                                           | -      | -  | -                  | -     |
| 7               | GPI009             | 211             | AUD_MCLK     | GPI0                           | Audio Master Clock            | Bidir/Output         | ±20uA                                       | PS.04  | pd |                    | 3     |
| 8               | UART1_TXD          | 203             | UART1_TX     | UART #1 Transmit               | GPI0                          | Output/Bidir         | ±20uA                                       | PR.02  | pd |                    | 3     |
| 9               | -                  | -               | -            | Ground                         | -                             | Ground               | _                                           | _      | -  | _                  | _     |
| 10              | UART1_RXD          | 205             | UART1_RX     | UART #1 Receive                | GPI0                          | Input/Bidir          | ±20uA                                       | PR.03  | pu |                    | 3     |
| 11              | UART1_RTS*         | 207             | UART1_RTS    | GPI0                           | UART #2 Request to<br>Send    | Bidir/Output         | ±20uA                                       | PR.04  | pd |                    | 3     |
| 12              | I2S0_SCLK          | 199             | DAP5_SCLK    | GPI0                           | Audio I2S #0 Clock            | Bidir                | ±20uA                                       | PT.05  | pd |                    | 3     |
| 13              | SPI1_SCK           | 106             | SPI3_SCK     | GPI0                           | SPI #1 Shift Clock            | Bidir/Output         | ±20uA                                       | PY.00  | pd |                    | 3     |
| 14              | -                  | -               | -            | Ground                         | -                             | Ground               | -                                           | -      | -  | -                  | -     |
| 15              | GPI012             | 218             | TOUCH_CLK    | GPI0                           | _                             | Bidir                | ±20uA                                       | PCC.04 | pd |                    | 3     |
| 16              | SPI1_CSI1*         | 112             | SPI3_CS1     | GPI0                           | SPI #1 Chip Select #1         | Bidir/Output         | ±20uA                                       | PY.04  | pu |                    | 3     |
| 17              | -                  | -               | -            | Main 3.3V Supply               | -                             | Power                | 1A                                          | -      | -  | -                  | 1     |
| 18              | SPI1_CSI0*         | 110             | SPI3_CS0     | GPI0                           | SPI #0 Chip Select #0         | Bidir/Output         | ±20uA                                       | PY.03  | pu |                    | 3     |
| 19              | SPI0_MOSI          | 89              | SPI1_MOSI    | GPI0                           | SPI #0 Master<br>Out/Slave In | Bidir/Output         | ±20uA                                       | PZ.05  | pd |                    | 3     |
| 20              | -                  | -               | -            | Ground                         | -                             | Ground               | -                                           | -      | -  | -                  | -     |
| 21              | SPI0_MIS0          | 93              | SPI1_MIS0    | GPI0                           | SPI #0 Master In/Slave<br>Out | Bidir/Input          | ±20uA                                       | PZ.04  | pd |                    | 3     |
| 22              | SPI1_MIS0          | 108             | SPI3_MISO    | GPI0                           | SPI #1 Master In/Slave<br>Out | Bidir/Input          | ±20uA                                       | PY.01  | pd |                    | 3     |
| 23              | SPI0_SCK           | 91              | SPI1_SCK     | GPI0                           | SPI #0 Shift Clock            | Bidir/Output         | ±20uA                                       | PZ.03  | pd |                    | 3     |
| 24              | SPI0_CS0*          | 95              | SPI1_CS0     | GPI0                           | SPI #0 Chip Select #0         | Bidir/Output         | ±20uA                                       | PZ.06  | pu |                    | 3     |
| 25              | -                  | -               | -            | Ground                         | -                             | Ground               | -                                           | -      | -  | -                  | -     |
| 26              | SPI0_CS1*          | 97              | SPI1_CS1     | GPI0                           | SPI #0 Chip Select #1         | Bidir/Output         | ±20uA                                       | PZ.07  | pu |                    | 3     |
| 27              | I2C0_SDA           | 187             | GEN2_I2C_SDA | I2C #0 Data                    | GPI0                          | Bidir OD/Bidir       | ±2mA                                        | PDD.00 | Z  | 2.2KΩ PU           | 2     |
| 28              | I2C0_SCL           | 185             | GEN2_I2C_SCL | I2C #0 Clock                   | GPI0                          | Bidir OD/Bidir       | ±2mA                                        | PCC.07 | Z  | 2.2KΩ PU           | 2     |

| Header<br>Pin # | Module Pin<br>Name | Module<br>Pin # | SoC Pin name | Default Usage /<br>Description | Alternate<br>Functionality    | Type/ Dir    | Pin Drive or<br>Power Pin<br>Max<br>Current | SoC GPIO | on | PU/PD on<br>Module | Notes |
|-----------------|--------------------|-----------------|--------------|--------------------------------|-------------------------------|--------------|---------------------------------------------|----------|----|--------------------|-------|
| 29              | GPI001             | 118             | SOC_GPI041   | GPI0                           | General Purpose<br>Clock #0   | Bidir/Output | ±20uA                                       | PQ.05    | pd |                    | 3     |
| 30              | -                  | -               | -            | Ground                         | -                             | Ground       | _                                           | -        | -  | _                  | _     |
| 31              | GPI011             | 216             | SOC_GPI042   | GPI0                           | General Purpose<br>Clock #1   | Bidir/Output | ±20uA                                       | PQ.06    | pd |                    | 3     |
| 32              | GPI007             | 206             | S0C_GPI044   | GPI0                           | PWM                           | Bidir/Output | ±20uA                                       | PR.00    | pd |                    | 3     |
| 33              | GPI013             | 228             | SOC_GPI054   | GPI0                           | PWM                           | Bidir/Output | ±20uA                                       | PN.01    | pd |                    | 3     |
| 34              | _                  | -               | _            | Ground                         | _                             | Ground       | _                                           | _        | -  | _                  | _     |
| 35              | 12S0_FS            | 197             | DAP5_FS      | GPI0                           | Audio I2S #0 Field<br>Select  | Bidir        | ±20uA                                       | PU.00    | pd |                    | 3     |
| 36              | UART1_CTS*         | 209             | UART1_CTS    | GPI0                           | UART #1 Clear to<br>Send      | Bidir/Input  | ±20uA                                       | PR.05    | pd |                    | 3     |
| 37              | SPI1_MOSI          | 104             | SPI3_MOSI    | GPI0                           | SPI #1 Master<br>Out/Slave In | Bidir/Output | ±20uA                                       | PY.02    | pd |                    | 3     |
| 38              | I2S0_DIN           | 195             | DAP5_DIN     | GPI0                           | Audio I2S #0 Data in          | Bidir/Input  | ±20uA                                       | PT.07    | pd |                    | 3     |
| 39              | -                  | -               | -            | Ground                         | -                             | Ground       | _                                           | -        | -  | _                  | -     |
| 40              | I2S0_DOUT          | 193             | DAP5_DOUT    | GPI0                           | Audio I2S #0 Data Out         | Bidir/Output | ±20uA                                       | PT.06    | pd |                    | 3     |

### Notes:

- 1. This is current capability per power pin.
- 2. These pins are connected to the SoC directly. They are open-drain (either pulled up or driven low by the SoC when configured as outputs). The max drive that meets the data sheet VOL is ±2mA.
- 3. These pins connect to TI TXB0108 level translators. Due to the design of these devices, the output drivers are very weak, so they can be overdriven by another connected device output for bidirectional support.
- 4. In the Type/Dir column, output is to expansion header. Input is from expansion header. Bidir is for bidirectional signals. Where two directions are shown, the first is for the primary function (mostly GPIOs) and the second is for the alternate function.
- 5. Where the signal direction is input or output in this table (Table 3-3), this matches the typical special function usage (e.g. SPI, I2S, etc.). The direction is bidirectional if these are configured as GPIOs.
- 6. All signals on the 40-pin header are 3.3V levels.



### **Button Header**

The Jetson Xavier NX carrier board brings several system signals (power, reset, and force recovery), UART and Sleep/Wake LED related signals to a pair of standard 0.254 mm pitch header. The button header is J14.

Button Header Description - J14 Table 3-4.

| Pin # | Module Pin Name   | Module<br>Pin # | Usage/Description                                                                               | Type/Dir<br>Default |
|-------|-------------------|-----------------|-------------------------------------------------------------------------------------------------|---------------------|
| 1     | _                 | _               | PC_LED-: Connects to LED Cathode to indicate System Sleep/Wake (Off when system in sleep mode)  | Input, 5V           |
| 2     | -                 | -               | PC_LED+: Connects to LED Anode (see above)                                                      | Output              |
| 3     | UART2_RXD (DEBUG) | 238             | UART #2 Receive                                                                                 | Input, 3.3V         |
| 4     | UART2_TXD (DEBUG) | 236             | UART #2 Transmit                                                                                | Output, 3.3V        |
| 5     | _                 | -               | AC OK: Connect pins 5 and 6 to disable Auto-Power-On and require power button press.            | Input, 3.3V         |
| 6     | _                 | _               | Auto Power-on disable: Pulled to GND. See Pin 5.                                                | na                  |
| 7     | _                 | _               | Ground                                                                                          | Ground              |
| 8     | SYS_RESET*        | 239             | Temporarily connect pins 7 and 8 to reset system                                                | Input, 1.8V         |
| 9     | _                 | -               | Ground                                                                                          | Ground              |
| 10    | FORCE_RECOVERY*   | 214             | Connect pins 9 and 10 during power-on to put system in USB Force Recovery mode.                 | Input, 1.8V         |
| 11    | _                 | -               | Ground                                                                                          | Ground              |
| 12    | SLEEP/WAKE*       | 240             | Connect pins 11 and 12 to initiate power-on if Auto-Power-On disabled [Pins 5 and 6 connected]. | Input, 5V           |

Note: In the Type/Dir column, Output is to button header. Input is from button header. Bidir is for bidirectional signals.

Legend Ground Power Reserved

### Optional CAN Bus Header 3.5

The Jetson Xavier NX carrier board includes the footprint for a 4-pin, 2.45 mm pitch header (J17) which supports a CAN Bus interface.

Optional CAN Header Pin Description - J17 Table 3-5.

| Pin# | Module Pin Name | Module Pin # | Usage/Description | Type/Dir Default |
|------|-----------------|--------------|-------------------|------------------|
| 1    | CAN_TX          | 145          | CAN Bus transmit  | Output, 3.3V     |
| 2    | CAN_RX          | 143          | CAN Bus receive   | Input, 3.3V      |
| 3    | -               | _            | Ground            | Ground           |
| 4    | -               | _            | Main 3.3V Supply  | Power            |

Note: In the Type/Dir column, Output is to CAN connector. Input is from CAN connector. Bidir is for bidirectional signals.

### Fan Connector 3 6

The Jetson Xavier NX carrier board includes a 4-pin Fan Header (J13). The connector used is a Singatron Enterprise Co., Ltd., Part # 2WBA2542WVC-F-04PNLBT1N00G.

Fan Connector Pin Description – J13 Table 3-6.

| Pin# | Module Pin Name | Module Pin # | Usage/Description                 | Type/Dir Default |
|------|-----------------|--------------|-----------------------------------|------------------|
| 1    | -               | _            | Ground                            | Ground           |
| 2    | _               | _            | Main 5.0V Supply                  | Power            |
| 3    | GPI008          | 208          | Fan Tachometer signal             | Input, 5V        |
| 4    | GPI014          | 230          | Fan Pulse Width Modulation signal | Output, 5V       |

Note: In the Type/Dir column, Output is to fan connector. Input is from fan connector. Bidir is for bidirectional signals.

Legend Ground Reserved Power

### 3.7 Optional Battery Back-up Coin Cell Holder

The Jetson Xavier NX carrier board includes an option to mount a coin cell holder (J3) for realtime clock back-up. One battery holder that works with the carrier board is from Kensington Electronics - Part # 3000TR.

Table 3-7. Coin Cell Batter Holder Pin Description - J3

| Pin# | Module Pin Name | Module Pin # | Usage/Description                                                                                                                                                                                                                                                                                                                                                                                               | Type/Dir      |
|------|-----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1    | PMIC_BBAT       | 235          | Power Management IC (PMIC) real-time clock battery back-up.  Optionally used to provide back-up power for the Real-Time-Clock (RTC). Connects to coin cell (lithium or other). PMIC is supply when charging rechargeable cells. Coin cell is source when system is disconnected from power. Charging is enabled by default in software. If non-rechargeable battery is to be used, charging should be disabled. | Power (Bidir) |
| 2    | -               | _            | Ground                                                                                                                                                                                                                                                                                                                                                                                                          | Ground        |
| 3    | PMIC_BBAT       | 235          | Same as pin #1                                                                                                                                                                                                                                                                                                                                                                                                  | Power (Bidir) |

Legend Ground Power Reserved

#### 38 DC Power Jack

The Jetson Xavier NX carrier board uses a DC power jack (J16) to bring in the power from the included DC power supply. The jack used on the carrier board is a Singatron Enterprise part (part #: 2DC-0005D206F). The mating barrel jack connector dimensions are:

- ▶ Barrel length: 9.5 mm
- Barrel diameter: 5.5 mm
- Pin receptacle: Accepts 2.5 mm jack pin
- The center pin is positive (+V)
- Max current supported is 3.5A

Figure 3-2. **Jack Connector** 



Table 3-8. DC Jack Pin Description - J16

| Pin#   | Module Pin Name | Module Pin # | Usage/Desc    | ription                      | Ту       | pe/Dir Default |
|--------|-----------------|--------------|---------------|------------------------------|----------|----------------|
| 1      | -               | -            | Main DC input | supplying DC jack input (9-2 | (10V) Po | wer            |
| 2      | -               | _            | Ground        |                              | Gr       | ound           |
| 3      | -               | -            | Ground        |                              | Gr       | ound           |
|        |                 |              |               |                              |          |                |
| Legend | Ground          | Po           | wer           | Reserved                     |          |                |

3.9 Optional Power-Over Ethernet and Backpower Headers

The Jetson Xavier NX carrier board provides an option for an alternate main power input (besides the DC power jack). A 4-pin Power over Ethernet (PoE) header (J19 – 1x4 male, 2.54 mm pitch) brings out the VC power pins of the Ethernet connector. In addition, a 2-pin Backpower header (J18 - 1x2 male, 2.54 mm pitch) provides an alternate path for the input voltage (3A max). In order to use this alternate PoE power mechanism, the design will require a power converter to take the high voltage PoE supply (38V-60V) and convert it to the 9V-20V input the carrier board requires.

Figure 3-3. PoE Alternative Power Input



Table 3-9. PoE Header – J19

| Pin # | Module Pin Name | Module Pin # | Usage/Description                     | Type/Dir Default |
|-------|-----------------|--------------|---------------------------------------|------------------|
| 1     | -               | _            | Ethernet RG45 connector PoE VC1 power | Power            |
| 2     | -               | _            | Ethernet RG45 connector PoE VC2 power | Power            |
| 3     | -               | _            | Ethernet RG45 connector PoE VC3 power | Power            |
| 4     | -               | _            | Ethernet RG45 connector PoE VC4 power | Power            |

PoE Backpower Header - J18 Table 3-10.

| Pin# | Module Pin Name | Module Pin # | Usage/Description                                          | Type/Dir Default |
|------|-----------------|--------------|------------------------------------------------------------|------------------|
| 1    | -               | _            | Main DC input supplying DC jack input (9V-20V).<br>3A max. | Power            |
| 2    | _               | -            | Ground                                                     | Ground           |

| 1      | C      | D     | Danamind |
|--------|--------|-------|----------|
| Legend | Ground | Power | Reserved |

# Chapter 4. Mechanicals

Figure 4-1 and Figure 4-2 show the mechanical dimensions for the carrier board and the developer kit.

Figure 4-1. Developer Kit Carrier Board Mechanical Dimensions





Figure 4-2. Developer Kit Mechanical Dimensions

# Chapter 5. Interface Power

Figure 5-1 shows the interface connector power diagram.

TPS53015 VDD\_5V\_SYS (VDD\_IN) Jack Jetson Xavier NX DC-DC 19V  $\gamma \gamma \gamma \gamma$ VDD\_AV10\_HUB **Rpi PoE** MP2152 SW **USB HUB** HAT USB\_VBUS\_J32 AP22811 Load Sw. USB 3.0 Type A USB 3.0 Type A USB\_VBUS\_J33 AP22811 Load Sw. USB 3.0 Type A USB 3.0 Type A VDD\_5V0\_HDMI\_CON APL3552 Load Sw. HDMI VDD 3V3 HDMI GS7616 Load Sw. Fan Expansion TPS53015 VDD\_3V3\_SYS Connector DC-DC VDD\_3V3\_DP APL3552 Load Sw. M.2 Key E Socket M.2 Key M Socket **Gbit LAN** Camera Connector Camera Connector 3V3\_AO GS7116S5LDO **Power Button Ctrl** VDD\_1V8 TLV70018 LDO Level Shifters/Misc.

Figure 5-1. Interface Connector Power Diagram

The following tables show the allocation of supplies to the connectors on the Jetson Xavier NX carrier board and current capabilities.

Table 5-1. Interface Power Supply Allocation

| Power Rails      | Usage                                         | (V)  | Power Supply or Gate  | Source      | Enable        |
|------------------|-----------------------------------------------|------|-----------------------|-------------|---------------|
| DC_IN            | Main power input from DC Adapter              | 19.5 | AONR21357025 Power    | DC Adapter  |               |
|                  |                                               |      | Mux                   |             |               |
| VDD_5V_SYS       | Main 5.0V supply                              | 5.0  |                       |             |               |
| VDD_3V3_SYS      | Main 3.3V supply                              | 3.3  | MP1475                | VDD_5V_IN   | SYS_RESET_IN* |
| VDD_1V8          | Main 1.8V supply                              | 1.8  | TVL70018 LD0          | VDD_3V3_SYS | 3.3V_I0_PG    |
| USB_VBUS_J32     | 5V VBUS for dual stacked 3.0 Type A connector | 5.0  | TPS259530 Load Switch | VDD_5V_IN   | From USB Hub  |
| USB_VBUS_J33     | 5V VBUS for dual stacked 3.0 Type A connector | 5.0  | TPS259530 Load Switch | VDD_5V_IN   | From USB Hub  |
| VDD_5V0_HDMI_CON | 5V rail for HDMI connector                    | 5.0  | APL3552 Load Switch   | VDD_5V_IN   | VDD_3V3_SYS   |

Table 5-2. Interface Supply Current Capabilities

| Power Rails | Usage                            | (V)  | Max Current (mA) |
|-------------|----------------------------------|------|------------------|
| DCJ_IN      | Main power input from DC Adapter | 19.5 | 3500             |
| VDD_5V_SYS  | Main 5.0V supply                 | 5.0  | 8000             |
| VDD_3V3_SYS | Main 3.3V supply                 | 3.3  | 6000             |
| VDD_1V8     | Main 1.8V supply                 | 1.8  | 300              |
| 3V3_A0      | 3.3V Always-on supply            | 3.3  | 500              |

Table 5-3. Supply Current Capabilities Per Connector Per Supply

| Power Rails         | Connector           | (V) | Max Current (A) |
|---------------------|---------------------|-----|-----------------|
| VDD_5V_SYS (VDD_IN) | SO-DIMM             | 5.0 | 4.0             |
|                     | 40-pin header       |     | 0.5             |
|                     | Fan connector       |     | 0.15            |
| VDD_5V0_HDMI_CON    | HDMI connector      |     | 0.55            |
| USB_VBUS_J32        | USB 3.1 type A (x2) |     | 3.0             |
| USB_VBUS_J33        | USB 3.1 type A (x2) |     | 3.0             |
| VDD_3V3_SYS         | 40-pin header       | 3.3 | 0.1             |
|                     | M.2 Key E socket    |     | 0.8             |
|                     | M.2 Key M socket    |     | 0.8             |
|                     | Camera connector #1 |     | 0.26            |
|                     | Camera connector #2 |     | 0.26            |

#### Notice

This document is provided for information purposes only and shall not be regarded as a warranty of a certain functionality, condition, or quality of a product. NVIDIA Corporation ("NVIDIA") makes no representations or warranties, expressed or implied, as to the accuracy or completeness of the information contained in this document and assumes no responsibility for any errors contained herein. NVIDIA shall have no liability for the consequences or use of such information or for any infringement of patents or other rights of third parties that may result from its use. This document is not a commitment to develop, release, or deliver any Material (defined below), code, or functionality.

NVIDIA reserves the right to make corrections, modifications, enhancements, improvements, and any other changes to this document, at any time without notice.

Customer should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

NVIDIA products are sold subject to the NVIDIA standard terms and conditions of sale supplied at the time of order acknowledgement, unless otherwise agreed in an individual sales agreement signed by authorized representatives of NVIDIA and customer ("Terms of Sale"). NVIDIA hereby expressly objects to applying any customer general terms and conditions with regards to the purchase of the NVIDIA product referenced in this document. No contractual obligations are formed either directly or indirectly by this document.

Unless specifically agreed to in writing by NIVIDA, NVIDIA products are not designed, authorized, or warranted to be suitable for use in medical, military, aircraft, space, or life support equipment, nor in applications where failure or malfunction of the NVIDIA product can reasonably be expected to result in personal injury, death, or property or environmental damage. NVIDIA accepts no liability for inclusion and/or use of NVIDIA products in such equipment or applications and therefore such inclusion and/or use is at customer's own risk.

NVIDIA makes no representation or warranty that products based on this document will be suitable for any specified use. Testing of all parameters of each product is not necessarily performed by NVIDIA. It is customer's sole responsibility to evaluate and determine the applicability of any information contained in this document, ensure the product is suitable and fit for the application planned by customer, and perform the necessary testing for the application in order to avoid a default of the application or the product. Weaknesses in customer's product designs may affect the quality and reliability of the NVIDIA product and may result in additional or different conditions and/or requirements beyond those contained in this document. NVIDIA accepts no liability related to any default, damage, costs, or problem which may be based on or attributable to: (i) the use of the NVIDIA product in any manner that is contrary to this document or (ii) customer product designs.

No license, either expressed or implied, is granted under any NVIDIA patent right, copyright, or other NVIDIA intellectual property right under this document. Information published by NVIDIA regarding third-party products or services does not constitute a license from NVIDIA to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property rights of the third party, or a license from NVIDIA under the patents or other intellectual property rights of NVIDIA.

Reproduction of information in this document is permissible only if approved in advance by NVIDIA in writing, reproduced without alteration and in full compliance with all applicable export laws and regulations, and accompanied by all associated conditions, limitations, and notices.

THIS DOCUMENT AND ALL NVIDIA DESIGN SPECIFICATIONS, REFERENCE BOARDS, FILES, DRAWINGS, DIAGNOSTICS, LISTS, AND OTHER DOCUMENTS (TOGETHER AND SEPARATELY, "MATERIALS") ARE BEING PROVIDED "AS IS." NVIDIA MAKES NO WARRANTIES, EXPRESSED, IMPLIED, STATUTORY, OR OTHERWISE WITH RESPECT TO THE MATERIALS, AND EXPRESSLY DISCLAIMS ALL IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE. TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL NVIDIA BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF NVIDIA HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Notwithstanding any damages that customer might incur for any reason whatsoever, NVIDIA'S aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms of Sale for the product.

#### VESA DisplayPort

DisplayPort and DisplayPort Compliance Logo, DisplayPort Compliance Logo for Dual-mode Sources, and DisplayPort Compliance Logo for Active Cables are trademarks owned by the Video Electronics Standards Association in the United States and other countries.

#### HDMI

HDMI, the HDMI logo, and High-Definition Multimedia Interface are trademarks or registered trademarks of HDMI Licensing LLC.

### ARM

ARM, AMBA and ARM Powered are registered trademarks of ARM Limited. Cortex, MPCore and Mali are trademarks of ARM Limited. All other brands or product names are the property of their respective holders. "ARM" is used to represent ARM Holdings plc; its operating company ARM Limited; and the regional subsidiaries ARM Inc.; ARM KK; ARM Korea Limited.; ARM Taiwan Limited; ARM France SAS; ARM Consulting (Shanghai) Co. Ltd.; ARM Germany GmbH; ARM Embedded Technologies Pvt. Ltd.; ARM Norway, AS and ARM Sweden AB.

#### Trademarks

NVIDIA, the NVIDIA logo, Jetson Xavier, and Xavier are trademarks and/or registered trademarks of NVIDIA Corporation in the U.S. and other countries. Other company and product names may be trademarks of the respective companies with which they are associated.

#### Copyright

© 2020 NVIDIA Corporation. All rights reserved.



## Jetson NX 刷写官方系统

### 下载镜像image文件

进入 NX官方开发者 页面,下镜像文件

### Jetson 下载中心

如需获取可下载文档、软件和其他资源,请参阅下方内容。

JetPack 4.4 现已推出! 主要安装方法有两种,您可根据自己所用的开发者套件进行选择:

SD 卡镜像法

NVIDIA SDK Manager 法

如果您使用的是 Jetson Xavier NX 开发者套件

下载此 SD 卡镜像

遵循这些说明

如果您使用的是 Jetson Nano 开发者套件

下载 SDK Manager

遵循这些说明

#### 首次使用 Jetson 平台?

- 请阅读常见问题解答,查看我们的支持资源和教程,并浏览在线文档
- 入门又档包括:
   Jetson 开发者套件用户指南 Jetson 模块数据表 Jetson Linux 开发者指南 and 引脚和功能名称指南

### 正在下载



### 并解压此压缩文件



### 下载 balenaEtcher 软件

进入 balena Etcher 官网 下载页面,下载完成之后进行安装

### 刷写过程

打开 balenaEtcher

加载镜像文件(刚才下载好的NX镜像或者是其他想要刷写的镜像文件)



### 选择需要刷写的sd卡



然后点击刷写就ok,可能需要一下管理员权限。